Circuit Analysis and Design using Evolutionary Algorithms

dc.contributor.authorBurwick, Christiande
dc.contributor.authorGoser, Karlde
dc.contributor.authorThomas, Marcde
dc.date.accessioned2004-12-07T08:20:21Z
dc.date.available2004-12-07T08:20:21Z
dc.date.created2000de
dc.date.issued2001-10-16de
dc.description.abstractThis paper focuses on electronic design at circuit level. The use of evolutionary algorithms to this application is discussed and a trade off to existing approaches is investigated. The design and analyzing task at this level is described in detail. As example a 1-bit full adder design in static CMOS is inspected with regard to power consumption and delay. In algorithmic scope both, single- and multi-objective optimization are regarded here.en
dc.format.extent132600 bytes
dc.format.extent481757 bytes
dc.format.mimetypeapplication/pdf
dc.format.mimetypeapplication/postscript
dc.identifier.urihttp://hdl.handle.net/2003/5388
dc.identifier.urihttp://dx.doi.org/10.17877/DE290R-15244
dc.language.isoende
dc.publisherUniversität Dortmundde
dc.relation.ispartofseriesReihe Computational Intelligence ; 85de
dc.subject.ddc004de
dc.titleCircuit Analysis and Design using Evolutionary Algorithmsen
dc.typeTextde
dc.type.publicationtypereport
dcterms.accessRightsopen access

Files

Original bundle
Now showing 1 - 2 of 2
Loading...
Thumbnail Image
Name:
ci85.pdf
Size:
129.49 KB
Format:
Adobe Portable Document Format
Description:
DNB
No Thumbnail Available
Name:
ci85.ps
Size:
470.47 KB
Format:
Postscript Files